

# Istrawberrydevelopers Istrawberry\_app

For more vísít: Strawberrydevelopers.weebly.com

### Unit 3 The Bipolar Junction Transistor

Bipolar junction transistors (BJTs)



#### Contents

- Basic Bipolar Junction Transistor,
- Transistor Structures (NPN and PNP )
- Modes of Operation
- Symbol and Conventions
- Current Voltage Characteristics
- Non ideal Transistor
- Leakage current
- Breakdown
- DC analysis of transistor circuit
- CE, CB, CC Configurations
- Basic Transistor action as a switch, as an amplifier
- Transistor Biasing
- Bias Stability
- Different Biasing Circuits
- Understanding Manufacturers Specification

# Basic Bipolar Junction Transistor Transistor Structures



#### **Construction of Bipolar junction transistors**



#### **Construction of Bipolar junction transistors**



NPN BJT shown

- 3 terminals: emitter, base, and collector
- 2 junctions: emitter-base junction (EBJ) and collector-base junction (CBJ)

#### **Unbiased npn Transistor**



#### BJT









n-p-n transistor

### **Standard Transistor Symbols**



Q: Explain the saturation, cutoff and active modes of transistor

## **Biased transistor**

- Inorder to operate the transistor as an amplifier or switch , the two pn junctions has to be biased properly with external voltages.
- Depending on the external voltage polarity used, the transistor works in one of the three regions.

| Region     | Emitter base junction | Collector base junction |  |
|------------|-----------------------|-------------------------|--|
| Active     | Forward biased        | Reverse biased          |  |
| Cut-off    | Reverse biased        | Reverse biased          |  |
| Saturation | Forward biased        | Forward biased          |  |

### **Transistor Biasing**

- Transistor as Amplifier Active Region
- Transistor as ON switch Saturation Region
- Transistor as OFF switch Cutoff Region

### Working of a npn transistor in Active mode

# Biased Transistor Circuit connections for active region for npn and pnp transistor



Transistor forward-reverse bias

### Working of a npn transistor



### Working of a pnp transistor



#### **Transistor Current Relation**



### **Transistor Current Relation**



#### Relation between different currents in a transistor

The emitter current is equal to the sum of the collector and base currents, i.e.,

$$I_E = I_B + I_C$$
$$I_C = \alpha_{dc} I_E$$

 $\alpha_{dc}$  is called emitter to collector current gain  $\alpha_{dc} = \frac{I_C}{I_E}$ In many circuits,  $Ic \approx I_E$ ,  $\alpha_{dc} = 1$ Typical value of  $\alpha_{dc} = 0.96$  to 0.995

### Transistor Current Relation (Cont.)

 $I_{c} = \alpha_{dc}I_{E} + I_{CBO}$ 

 $I_{CBO}$  is called the reverse leakage current which flows as the CB junction is reverse biased.



#### **Transistor Current Directions**







| $I_{P} =$ | $I_{p}$ | + | I <sub>C</sub> |
|-----------|---------|---|----------------|
| •E        | •B      |   | ^C             |

#### Transistor Voltage Source Connections and Terminal Voltages



Voltage source connections for n-p-n transistor

Active CB junction : Forward Biased EB junction : Reverse biased

Vcc > Vbb : Active Mode Vcc < Vbb : Saturation mode n-p-n Transistor



#### Transistor Voltage Source Connections and Terminal Voltages



Voltage source connection for p-n-p transistor



#### Transistor Voltage Source Connections and Terminal Voltages

n-p-n Transistor

**PNP Transistor** 



V<sub>BE</sub> > 0.7 V

 $V_{CE} > 0.7 V$ , CB junction is Reverse biased, ACTIVE MODE  $V_{CE} < 0.7 V$ , CB junction is Forward biased , SATURATION

### **Transistor Configurations**

#### DIFFERENT TYPES OF TRANSISTOR CONFIGURATION

There are three types of transistor configuration possible, namely :

- (i) Common base (CB) configuration
- (ii) Common emitter (CE) configuration
- (iii) Common collector (CC) configuration

### **Transistor Configurations**



#### **Transistor Characteristic**

### Characteristic of CB

There are two important characteristics of CB. Configuration namely :

- (1) Input characteristics.
- (2) Output characteristics.

#### Input Characteristic



Input characteristics of transistor in CB configuration

#### **Output Characteristic**



# **Operating Regions**

- Active Region
- Cutoff Region
- Breakdown Region
- Saturation Region

#### Parameters

- Dynamic Input Resistant (r<sub>i</sub>)
- Dynamic Output Resistance (r<sub>o</sub>)
- Dc current gain ( $\alpha_{dc}$ )
- Short Circuit Current Gain ( $\alpha$  or  $h_{fb}$ )

#### **COMMON BASE CONFIGURATION**



Emitter current amplification factor  $(\alpha)$ 

$$\alpha = \frac{\Delta I_C}{\Delta I_E} \quad \text{at constant } V_{CB}$$

$$I_E = I_C + I_B$$

or  $\Delta I_E = \Delta I_C + \Delta I_B$ ,

CB current gain or current transfer ratio:

$$\alpha = \frac{I_C}{I_E} < 1$$

For example,  $\alpha$  = 0.99, indicates that 99% of the electrons from the emitter arrive at the collector to form Ic while only 1% combined with the hole in the base to form  $I_B$ 

Total collector current of a common base (CB) configuration

total collector current

$$I_{C} = \alpha I_{E} + I_{\text{leakage}}$$
$$I_{C} = \alpha I_{E} + I_{CBO}$$

Here,  $I_{CBO}$  (leakage current) is due to minority charge carriers *i.e.*, collector base junction open emitter (or  $I_E = 0$ ).



Reverse leakage current in CB configuration.

#### **Common Base Configuration**

The relationship between the output  $I_C$  and the input  $I_E$  can be found as:

$$I_C = \alpha I_E + I_{CB0} \approx \alpha I_E$$

The base current  $I_B$  is:

$$I_B = I_E - I_C \approx I_E - \alpha I_E = (1 - \alpha)I_E$$

Summary :

$$\begin{cases} I_C = \alpha I_E \\ I_B = I_E - I_C = (1 - \alpha)I_E \end{cases}$$
# Characteristic of CE

There are two important characteristics of CE configuration namely :

٠

- (1) Input characteristics.
- (2) Output characteristics.

#### **Common-Emitter NPN Transistor**

Reverse bias the CBJ



# Input Characteristic of CE



i<sub>8</sub>(μA)

Common-emitter input characteristics of a PNP transistor.



- Plot I<sub>B</sub> as f(V<sub>BE</sub>, V<sub>CE</sub>)
- As  $V_{CE}$  increases, more  $V_{BE}$  required to turn the BE on so that  $I_B$ >0.
- Looks like a pn junction volt-ampere characteristic.

Input Resistance.

$$r_i = \frac{\Delta V_{BE}}{\Delta I_B}$$
 at constant  $V_{CE}$ 

## **Output Characteristic of CE**



#### **Output** resistance.

Output resistance, 
$$r_o = \frac{\Delta V_{CE}}{\Delta I_C}$$
 at constant  $I_B$ 

### **Output Characteristics**

**Q** : Explain the three regions of operation of CE BJT

- Plot  $I_C$  as  $f(V_{CE}, I_B)$
- Cutoff region (off)
  - both BE and BC reverse biased
- Active region
  - BE Forward biased
  - BC Reverse biased
- Saturation region (on)
  - both BE and BC forward biased



# **CE** Configuration

#### Base current amplification factor ( $\beta$ )

 $\beta = \frac{\Delta I_C}{\Delta I_B} = \frac{\text{Variation in collector current}}{\text{Variation in base current}}$ 

#### Relation between $\alpha$ and $\beta$

Q : Derive the relation between  $\alpha$  and  $\beta$ hence find the value of  $\beta$  if  $\alpha = 0.95$ 

We know that



Therefore, above relation shows that as  $\alpha$  approaches to unity,  $\beta$  approaches to infinity. In other words, the current gain in common emitter configuration is very high.

*Q* : Find the value of α if β of the transistor is 49. Find the value of Ic of the transistor using both α and β rating of the transistor

$$\alpha = \frac{\beta}{1+\beta}$$

$$\alpha = \frac{49}{1 + 49} = .98$$

$$I_C = \alpha I_E = .98 (12 \text{ mA}) = 11.76 \text{ mA}$$
  
 $I_C = \beta I_B = 49 (240 \text{ µA}) = 11.76 \text{ mA}.$ 

# *Q* : A certain transistor has $\alpha$ =.98 , Ico = 5 $\mu$ A, I<sub>B</sub> = 100 $\mu$ A. Find the values of collector current and emitter current.

Solution : Given
$$\alpha = .98$$
 $I_{CO} = 5 \ \mu A$  $I_B = 100 \ \mu A$ We know that the collector current given by the relation, $I_C = \beta \ I_B + (1 + \beta) \ I_{CO}$  andFrom relation, $\beta = \frac{\alpha}{1 - \alpha} = \frac{.98}{1 - .98} = 49.$ Then $I_C = 49.100 \times 10^{-6} + (1 + 49) \ 5 \times 10^{-6}$  $= 4900 \times 10^{-6} + 250 \times 10^{-6} \ A$  $= 5150 \times 10^{-6} \ A$  $= 5.150 \ \text{mA}$  Ans.Also we know that the emitter current

$$I_E = I_C + I_B$$
  
 $I_E = 5.150 \text{ mA} + 100 \mu \text{A}$   
 $I_E = 5.25 \text{ mA}.$ 

### **Common Collector (CC) Configuration**



Current amplification factor (y)

$$\gamma = \frac{\Delta I_B}{\Delta I_B}$$

# *Q* : Derive the relation between $\alpha$ and $\beta$ hence find the value of $\beta$ if $\alpha = 0.95$

Relation between  $\gamma$  and  $\alpha$ 

We know that

$$\alpha = \frac{\Delta I_C}{\Delta I_E}$$

$$\gamma = \frac{\Delta I_{E}}{\Delta I_{B}}$$

$$\Delta I_E = \Delta I_C + \Delta I_B$$

$$\gamma = \frac{1}{1-\alpha}$$

# Comparison of the configurations

| Parameters                                        | C-B configurations | C-E configuration  | C-configuration  |
|---------------------------------------------------|--------------------|--------------------|------------------|
| <ol> <li>Input dynamic<br/>resistance</li> </ol>  | Very low (20 Ω)    | Low (1 ΚΩ)         | Very high (1 MΩ) |
| <ol> <li>Output dynamic<br/>resistance</li> </ol> | Very high (1 MΩ)   | High (10 KΩ)       | Very low (25 Ω)  |
| 3. Current gain                                   | Less than unity    | Large (50 to 100)  | Very high (150)  |
| 4. Voltage gain                                   | Very high (150)    | Large (100 to 125) | Less than unity. |

CE Configuration widely used in amplifier circuit ?

CE Configuration is mostly used due to :

- High Voltage Gain
- •High Current Gain
- •High Power Gain

*Q:* With the help of neat diagram, explain the construction , characteristics and working of typical BJT used for voltage amplification

Ans: (points)

Construction of Transistor. Transistor as an amplifier uses active mode of biasing. Active mode of biasing – Emitter Base junction is Forward Biased and Collector Base junction is Reverse Biased . Transistor configuration used for amplifier is Common Emitter configuration. Draw the circuit diagram. Draw the output characteristic of Transistor in CE mode and explain the working

### Transistor as an amplifier

**Q: Draw and Explain the Transistor as an amplifier** 



A basic transistor amplifier in common-base configuration.

A signal source Vs is connected in input circuit.

Input impedance of the transistor is  $1K\Omega$ , output impedance is  $10K\Omega$ .

#### **Q:** Draw and Explain the Transistor as an amplifier



Signal Vs is superimposed on dc voltage  $V_{BB}$ 

 $V_{BE}$  varies with time.

 $\rm I_B$  varies with time as a result collector current  $\rm I_c\,$  and emitter current  $\rm I_E\,$  varies with time.

This varying , collector current  $I_c$  passes through  $R_L$  and a varying output voltage is developed across it.

**Q:** Draw and Explain the Transistor as an amplifier

### Example:

To understand how a signal voltage is magnified

Input signal voltage Vs = 20 mV (rms)

Input impedance of the transistor is  $1K\Omega$ , output impedance is  $10K\Omega$ .

$$I_B = \frac{20 \times 10^{-3}}{1 \times 10^3} = 20 \ \mu \text{A}$$

Dc current gain of transistor ( $\beta$ ) of CE transistor is 100

$$I_C = \beta I_B = 100 \times 20 \ \mu A = 2 \ mA$$

Output resistance of transistor is very high,

therefore output voltage Vo is approximately:

$$V_0 = I_C R_L = 2 \text{ mA} \times 5 \text{ k}\Omega = 10 \text{ V}$$

#### **Q:** Draw and Explain the Transistor as an amplifier

Voltage Amplification :

$$A_V = \frac{V_0}{V_S} = \frac{10}{20 \text{ mV}} = 500$$

Thus, Transistor Amplifying action is basically due to its capability of transferring its signal current from low resistance circuit to a high resistance circuit

#### **Transfer + Resistor = TRANSISTOR**

# **Graphical method**



### Transistor as a Switch



(a) npn transistor (open switch)

(b) npn transistor (closed switch)

| Switch condition | I <sub>C</sub> |                                        | V <sub>CE</sub>   |                                   |
|------------------|----------------|----------------------------------------|-------------------|-----------------------------------|
|                  | Ideal          | Practical                              | Ideal             | Practical                         |
| OFF<br>ON        | 0<br>∞         | I <sub>CO</sub><br>I <sub>C(sat)</sub> | Open circuit<br>0 | Maximum $V_{CC}$<br>$V_{CE(sat)}$ |

### **Operating Point**

Values of  $V_{CE}$  and  $I_{c}$  in the absence of ac input signal (  $V_{s}$  ) is called OPERATING POINT

OPERATING POINT =  $(I_c, V_{CE})$  values of the given circuit with the applied DC bias for no input signal



CE-Configuration circuit.

#### Example: To find operating point for the given circuit.



CE-Configuration circuit.

Applying KVL to the input section and neglecting  $V_{BE}$ 

$$V_{BB} = R_B I_B$$
$$I_B = \frac{V_{BB}}{R_B} = \frac{2}{10} = .2 \text{ mA}$$
$$I_C = \beta I_b = 100 \times .2 = 20 \text{ mA}$$

Contd:

Applying KVL to the output section:

$$V_{cc} - I_c R_c - V_{cE} = 0$$
$$V_{CE} + I_C R_c = 10$$

$$V_{CE} = 10 - 20 \times 200 \times 10^{-3} = 6 \text{ V}$$

Operating point defined by :  $I_c = 20 \text{ mA} \text{ and } V_{cE} = 6V$ 



Q: Explain the DC load line analysis of a transistor, Dependency of Q point , temperature , β

# DC Load Line

- It is a straight line drawn on the output characteristic of the transistor.
- DC Load Line is used for analyzing the performance of an AMPLIFIER,
- It is a graph of Collector current (Ic) versus Collector Emitter voltage (Vce) for a given value of Rc and Vcc.
- It is a graphical representation of all the possible operating points for the given circuit with the given DC biasing.

### How to plot a DC load line?



Step 1. Applying KVL in the output of circuit.

$$V_{CC} - I_C R_C - V_{CE} = 0$$
$$V_{CC} = I_C R_C + V_{CE}$$

**Step 2.** On putting  $V_{CE} = 0$ , we get

$$I_c = \frac{V_{cc}}{R_c} = \frac{20}{10 \text{ k}\Omega} = 2 \text{ mA}.$$

### How to plot a DC load line?



**Step 3.** On putting  $I_C = 0$  in eqn. we get,  $V_{CE} = V_{CC} = 20 \text{ V}$ 

Step 4. Join these values (i.e.,  $I_c = 2$  mA and  $V_{cE} = 20$  V) as shown in Fig.

#### To find the Q point for previous problem?

Applying KVL to the input section and neglecting  $V_{BF}$ 

$$V_{BB} = I_B R_B$$
  
 $I_B = \frac{V_{BB}}{R_B} = \frac{10}{47 \text{ k}\Omega} = .213 \text{ mA}$   
 $I_C = \beta I_B = 100 \times .213 = 21.3 \text{ mA}$ 

Applying KVL to the output section:

$$\begin{split} V_{CE} &= V_{CC} - I_C R_C \\ V_{CE} &= 20 - .213 \times 10^{-3} \times 10 \times 10^3 \\ V_{CE} &= 17.87 \text{ V}. \end{split}$$

The quiescent point (17.87 V, .213 mA) is shown in Fig.



**Q:** Dependency of **Q** point on temperature and **B** 

# STABILIZATION

# OPERATING POINT is the zero signal values of (I<sub>c</sub>, V<sub>CE</sub>).

If either of the two changes, the operating point is shifted.

# Causes of unstabilization?

- A transistor is said to be unstabilized when its operating point is shifted, due to changes in collector current.
- The Collector current in a transistor changes rapidly due to following reasons:
  - **1.** Inherent variations of transistor parameters:

If the transistor is replaced by another one of the same type. (*Because no two transistor can have same transistor parameters (i.e. β)* 

2. The temperature changes affects Ic.

### How does Temperature change affect Ic.

$$I_{c} = \beta I_{B} + I_{CEO}$$

- Leakage current *Ico* increases due to increase in temperature.
- Increase in *Ico* increases *Ic*.
- Rise in *lc* increases temperature.
- Rise in Temp. further increases *Ic.*
- Rise in *Ic* further increases Temp. , Temp. rise further increases *Ico*, increase in *Ico* futher increases Ic and hence temp and so on.

#### Cumulative Effect: THERMAL RUNAWAY

Self destruction of transistor

# **Operation point stabilization**

The process of making operating point independent of temperature changes or inherent variation in transistor parameters is called STABILIZATION

# TRANSISTOR BIASING

# What is transistor DC biasing ?

Biasing is selection of operating point (Quiescent point) to operate a transistor in a desired region (Active, cutoff, saturation)



Biasing Circuit:

The circuitry which provides the necessary conditions of transistor biasing is known as biasing circuit.

### **Need of Transistor Biasing**

#### For Transistor as an amplifier:

- After applying input AC signal
- Operating point should always remain in ACTIVE REGION



#### **Operating Point in ACTIVE REGION ?**



Output characteristics if D is selected as the operating point.
#### **Operating Point in ACTIVE REGION ?**



Output characteristics if E is selected as the operating point.

#### **Operating Point in ACTIVE REGION ?**



Output characteristics if C is selected as the operating point.

Requirements of Transistor Biasing Circuit ?

1. It should ensure proper zero signal  $I_c$  and  $V_{cE}$ 

*i.e. operating point should be established in the center of the active region of the characteristics, so that signal may not cutoff at any part.* 

2. It should make the operating point independent of transistor parameters.

So that it does not shift when the transistor is replaced with another of the same type in the circuit.

3. Stabilize the collector current against temperature variation.

# **Different Biasing Circuits**

- 1. Fixed Biasing or Base Resistor Bias.
- 2. Collector to base Biasing.
- 3. Emitter resistor biasing
- 4. Potential divider biasing

## Analysis of fixed bias circuit

**Operating Point:** 

To find  $I_c$  and  $V_{CE}$ 

To find  $I_c$  ?

Apply KVL to the input side and find  $I_{B}$ 

Fixed biasing circuit for npn transistor.

Find  $I_c$  by equation:  $I_c = \beta I_B$ 

Find  $V_{CE}$  by applying KVL to the outer loop



# Fixed Bias (Base Resistor Biasing)

- 1. In this biasing a high valued resistor is connected between the supply and base of the transistor.
- The Base emitter junction is forward biased and the base collector junction is reverse biased by the supply voltage Vcc.
- 3. For a pnp transistor the negative end of the supply is to be connected to the Rc and Rb.

#### Q : Draw and Explain Base resistor method of biasing



Fixed biasing circuit for npn transistor. To calculate  $I_c$ :

Apply KVL to the input section  $V_{CC} - I_B R_B - V_{BE} = 0$  $\frac{V_{CC} - V_{BE}}{R_B}$  $I_B =$  $I_c = \beta I_B + I_{CEO}$ Neglecting , I<sub>CEO</sub>  $I_{c} = \beta I_{B}$ To calculate  $V_{CF}$ : Apply KVL to outer loop:  $V_{cc} = I_c R_c + V_{cE}$  $V_{cF} = V_{cE} - I_cR_c$ 



Fixed biasing circuit for npn transistor.

**Operating point :** (*I*<sub>c</sub>, *V*<sub>CE</sub>)

# Advantages of Fixed Bias:

- Calculations are simple
- Simple in construction Only two resistors and a battery is needed
- Easy to fix the operation point anywhere in the active region of the characteristic.

By simply changing the value of Rb.

Q : Draw and Explain Base resistor method of biasing

# Disadvantages of Fixed Bias:

• Operating point can be fixed in the center of the active region.

But it miserably fails in the other two requirements of the biasing circuit.

 Operating point is not stable w.r.t temperature rise and transistor parameter β

Q : Draw and Explain Base resistor method of biasing

# **Collector to Base Biasing**

- 1. In this biasing a very high value resistance Rb is connected between the collector and base, and Rc is connected between Supply voltage and collector of transistor .
- 2. The base current Ib feedbacks from the output.

The base current I<sub>b</sub> depends upon the collector voltage.

*This circuit is also called as VOLTAGE FEEDBACK BIASING CIRCUIT.* 



Collector-to-base biasing for an npn transistor.

#### Analysis of Collector to base bias

#### To calculate I<sub>c</sub>:

...

...

...

Apply KVL to inner loop:

$$V_{CC} - (I_B + I_C) R_C - I_B R_B - V_{BE} = 0$$
$$I_c = \beta I_b$$
$$V_{CC} - V_{BE} = (I_B + \beta I_B) R_C + I_B R_B$$

 $V_{CC} - V_{BE} = I_B [(1+\beta) R_C + R_B]$ 



Collector-to-base biasing for an npn transistor.

$$I_B = \frac{V_{CC} - V_{BE}}{(1+\beta) R_C + R_B}$$

$$I_{\rm c}=\beta I_{\rm b}$$

## **Collector to Base Biasing**

To calculate  $V_{cE}$ :

Apply KVL to outer loop:

$$V_{cc} = (I_c + I_B) R_c + V_{cE}$$

 $V_{CE} = V_{CC} - (I_B + I_C) R_C$ 

Tendency of the circuit to stabilize the operating point against temperature variations and transistor parameter variations

- If there is an increase in  $\boldsymbol{\beta}$  due to piece variation. OR
- If there is a increase in β and Ico due to the change in temperature.

$$\begin{split} \mathbf{I}_{c} &= \boldsymbol{\beta} \mathbf{I}_{B} + \mathbf{I}_{CEO} & \text{Ic increases} \\ \mathbf{V}_{cE} &= \mathbf{V}_{cc} - \mathbf{I}_{c} \mathbf{R}_{c} & \mathbf{V}_{cE} & \text{decreases} \\ \mathbf{I}_{B} &= \frac{\mathbf{V}_{CE} - \mathbf{V}_{BE}}{\mathbf{R}_{C} + \mathbf{R}_{B}} & \mathbf{I}_{B} & \text{decreases} \\ \mathbf{I}_{c} &= \boldsymbol{\beta} I_{b} & \mathbf{I}_{c} & \text{decreases} \end{split}$$

#### *Rising tendency in I<sub>c</sub> is checked*



Rising tendency of Ic with increase in temp is checked

- I<sub>c</sub> depends on I<sub>b</sub>.
- Decrease in I<sub>b</sub> reduces the original increase in I<sub>c</sub> (Negative feedback).
- Therefore the circuit maintains a stable value of collector current, keeping Q point fixed.

#### Collector to Base bias is seldom used ?

• The resistor R<sub>B</sub> also provides ac feedback.

This reduces the voltage gain of the amplifier.

# **Emitter Resistor Biasing**

- •It is just a modification to the Base Resistor Biasing circuit.
- •In this biasing an additional resistor  $R_{\rm E}$  is connected in the emitter.  $V_{\rm get}$
- •Hence, this circuit contains three resistors R<sub>B</sub>, R<sub>c</sub> and R<sub>E</sub>.



Emitter biasing circuit for an npn transistor.

# Analysis of operating point

Writing the loop equation for input circuit, we get

$$V_{CC} = I_B R_B + V_{BE} + I_E R_E$$
  

$$V_{CC} = I_B R_B + V_{BE} + (\beta + 1)I_B R_E$$
 (since  $I_E = (\beta + 1)I_B$ )  

$$I_B = V_{CC} - V_{BE}$$
  

$$R_B + (\beta + 1)R_E$$

Neglecting  $V_{BE}$  since it is very small  $I_B \approx \frac{V_{CC}}{R_B + \beta R_E}$ 

Collector current, 
$$I_{c} = \beta I_{B} = \frac{\beta V_{cc}}{R_{B} + \beta R_{E}} = \frac{V_{cc}}{R_{E} + (R_{B} / \beta)}$$



Vcc

Emitter biasing circuit for an npn transistor.

# Analysis of operating point



Writing the loop equation for the output circuit, we get

 $V_{CC} = I_C R_C + V_{CE} + I_E R_E$  $V_{CE} = V_{CC} - (R_C + R_E)I_C$ 

Emitter biasing circuit for an npn transistor.

Thus, operating point can be obtained from above equations.

(I<sub>C</sub>≈ I<sub>F</sub>)

Similarly, for the given operating point, the value of  $R_B$  and  $R_E$  can be determined from the above equations provided the other data via  $V_{CC}$ ,  $R_C$  and  $\beta$  are known.



•Thus, an increase in collector current is brought back to its previous value by the sequence of events.

•Hence, the stablility of the operating point is improved to large extent by inserting a resistor in emitter circuit.

#### Advantages

•The stability factor of this biasing is quite high.

•Hence, the operating point does change, although to lower extent, due to temperature rise or inherent variations in parameters.

•The **DC feedback** helps in the stabilization of operating point .

•But at the same time **AC feedback** reduces the voltage gain of the amplifier.

•This is an undesirable feature.

•However, this drawback can be remedied by **putting a capacitor C<sub>E</sub> across the resistor R<sub>E</sub>.** The capacitor C<sub>E</sub> offers very low impedance to the AC current and does not allow it to pass through R<sub>E</sub> and hence AC feedback is restricted. Thus, the process of amplification remains unaffected

## Drawback of Emitter bias

This biasing circuit is also **not practically used** because of the following reason:

$$I_{c} = \beta I_{b}$$
  
i.e. I<sub>c</sub> = V<sub>cc</sub>  
R<sub>E</sub> + (R<sub>B</sub>/ β

For stability, Ic should be independent of  $\beta$ 

i.e denominator should be independent of  $\boldsymbol{\beta}$ 

$$R_E >> R_B / \beta$$

i.e. 
$$I_c = V_{cc}$$
  
 $R_E + (R_B/\beta)$   $R_E >> R_B/\beta$ 

•This condition can only be obtained either using  $R_E$  of very large value or by using  $R_B$  of very small value.

•Now, a large value of  $R_E$  will cause a large voltage drop across it and to obtain a required operating point, we have to apply a voltage source  $V_{CC}$  of high value.

•On the other hand, if  $R_B$  is of very low value, a separate low voltage supply has to be used for base circuit.

•Both these alternatives are quite impractical. Hence, this biasing circuit is not used practically.

### Voltage Divider Bias

• Most widely used biasing circuit.



*Q* : Draw and Explain Voltage Divider method of biasing Voitage divider bias circuit

# Analysis of Operating Point: ( $\rm I_{c}$ and $\rm V_{CE}$ )



Voitage divider bias circuit  $V_B$  can be given by

$$V_B = \frac{V_{CC} \times R_2}{R_1 + R_2}$$

#### Voltage Divider Bias

+Vcc

CЕ

Output Circuit

Now, let us consider the collector circuit

Voltage across  $R_E$  ( $V_E$ ) can be obtained as,

$$V_{E} = I_{E}R_{E} = V_{B} - V_{BE}$$
$$\therefore \quad I_{E} = \frac{V_{B} - V_{BE}}{R_{E}}$$
$$I_{C} \approx I_{E}$$

Applying KVL to the collector circuit we get,

$$V_{CC} - I_C R_C - V_{CE} - I_E R_E = 0$$

$$\therefore V_{CE} = V_{CC} - I_C R_C - I_E R_E$$

**Operating point :** (*I*<sub>c</sub>, *V*<sub>CE</sub>)

## Problems

# 1. For the circuit shown plot the DC load line $I_{c}$ $I_{c} <math>I_{c}$ $I_{c}$ $I_{c}$ $I_{c}$ $I_{c}$ $I_{c}$

The collector-emitter voltage V<sub>CE</sub> is given by :

$$V_{CE} = V_{CC} - I_C R_C$$
$$I_C = 0$$

$$V_{CE} = V_{CC} = 12.5 V$$

This locates the point B of the load line on the collector-emitter voltage axis.

When

$$V_{CE} = 0$$
  
 $I_C = \frac{V_{CC}}{R_C} = \frac{12.5 \text{ V}}{2.5 \text{ k}\Omega} = 5 \text{ mA}$ 

This locates the point A of the load line on the collector current axis. By joining these two points, we get the d.c. load line AB

- In a transistor circuit, collector load is 4 kΩ whereas quiescent current (zero signal collector current) is 1 mA.
  - (i) What is the operating point if V<sub>CC</sub> = 10 V ?
  - (ii) What will be the operating point if  $R_c = 5 k\Omega$ ?

$$V_{CC} = 10 \text{ V}, I_C = 1 \text{ mA}$$

(i) When collector load,

$$R_{C} = 4 k\Omega$$

$$V_{CE} = V_{CC} - I_C R_C = 10 - 1 \text{ mA} \times 4 \text{ k}\Omega = 10 - 4 = 6 \text{ V}$$

- .: Operating point is 6 V, 1 mA.
- (ii) When collector load,  $R_{C} = 5 k\Omega$   $V_{CE} = V_{CC} - I_{C} R_{C} = 10 - 1 mA \times 5 k\Omega = 10 - 5 = 5 V$ 
  - .: Operating point is 5 V, 1 mA.



$$I_B = \frac{10 - V_{BE}}{R_B} = \frac{10 - .6}{20 \text{ k}\Omega} = \frac{9.4 \text{ V}}{20 \text{ k}\Omega} = .47 \text{ mA.}$$
$$I_C = \beta \ I_B = 60 \times .47 = 28.2 \text{ mA.} \text{ Ans.}$$



(ii) Again, applying the KVL in the output section

$$10 - I_{C}R_{C} - V_{CE} = 0.$$

$$V_{CE} = 10 - I_{C}R_{C}$$

$$= 10 - 28.2 \times 300 \times 10^{-3}$$

$$V_{CE} = 1.54 \text{ V} \text{ Area}$$



$$V_{CE} = 1.54 \text{ V.}$$
 Ans.

4.

Draw the dc load line and locate the operating point for the fixed biasing transistor circuit shown in (assume  $V_{RE} = .6 V$ ) V<sub>cc</sub> = 9 V 2 kΩ DC Load Line 8 kΩ le. Applying KVL to the output the circuit. β = 2  $V_{cc} - I_c R_c - V_{ce} = 0$ On putting the value  $V_{CE} = 0$  in eqn. (1), we get  $I_c = \frac{V_{cc}}{R_c} = \frac{9}{2 k\Omega} = 4.5 \text{ mA} \text{ (assume OA)}$ ו<sub>כ</sub> (mA) 4.5 mA On putting the value of  $I_c = 0$ . In eqn. (1), we get,  $V_{CE} = V_{CC} = 9 \text{ V} \text{ (assume OB)}$ Q (4.8 V, 2.1 mA) To draw the load line join the values OA and OB. в 0

Vce

9 V



2 kΩ

 $\beta = 2$ 

Ie.

Hence, operating point Q ( $V_{CE'}$   $I_C$ ) = 4.8 V, 2.1 mA.

5.

For the circuit determine the emitter current the collector voltage  $V_{C^{\ast}}$  . Neglecting  $V_{B\!E}$ 

Since emitter is grounded so

$$V_{CE} = V_C \qquad \therefore \qquad V_{CE} = V_C - V_E$$
$$= V_C - 0$$
$$= V_C$$

Now applying KVL to the input side

$$V_{CC} - I_E$$
 (600) -  $I_B \times 600 \times 10^3 - V_{BE} = 0$ 

$$V_{CC} - (I_B + I_C) \ 600 - I_B \times 600 \times 10^3 = 0 \ (\therefore V_{BE} = 0)$$
$$V_{CC} - (I_B + I_B \beta) \ 600 - I_B \times 600 \times 10^3 = 0$$

$$I_B = \frac{V_{CC}}{600 \times 10^3 + 100 \times 600}$$

$$= \frac{12}{600 \times 10^3 + 100 \times 600} = 18.18 \ \mu \text{A}$$



Now, applying KVL to the output circuit.

$$V_{CE} = V_C = V_{CC} - I_C R_C = 12 - 1.818 \times 10^{-3} \times 600$$
  
= 10.91 V.

 $I_C = \beta I_B = 100 \times 18.18 \text{ mA} = 1.818 \text{ mA}.$ 

 $I_E = I_C + I_B = 1.818 \text{ mA} + 18.18 \mu \text{A} \cong 1.818 \text{ mA}.$ 


5. For the circuit given in Fig. is  
used in self-biasing arrangement with 
$$\beta = 44$$
,  $R_L = 1.51 \text{ k}\Omega$ ,  
 $R_E = 270 \text{ k}\Omega$ , and  $V_{CC} = 4.5 \text{ V}$ . (Assume  $V_{BE} = 0$ ) Estimate  
(a) quiescent point  
(b) Stability factor.  
(a) First we will take the Thevenin  
equivalent model.  
 $V_{th} = 4.5 \times \frac{2.7}{2.7 + 27} = .40 \text{ V}$   
 $R_{th} = \frac{R_1 R_2}{R_1 + R_2} = \frac{27 \times (2.7)}{27 + 27} = 2.45 \text{ k}\Omega$ .  
 $R_{th} = 4.5 \times \frac{2.7}{2.7 + 27} = 2.45 \text{ k}\Omega$ .

Now applying KVL to the input circuit,

$$V_{th} - I_B R_{th} - V_{BE} - I_E R_E = 0$$

$$V_{th} - I_B R_{th} - V_{BE} - (I_B + I_C) R_E = 0$$

$$V_{th} - I_B R_{th} - V_{BE} - (I_B + \beta I_B) R_E = 0 \quad (\because I_C = \beta I_B)$$

$$I_B = \frac{V_{th} \cdot \beta}{R_{th} + \beta R_E} \quad (\therefore \quad V_{BE} = 0)$$

$$I_c = \beta \ I_B = \frac{44 \ (.40)}{2.45 \ k\Omega + 44 \ \times \ .270 \ k\Omega}$$
  
 $I_c = 1.228 \ mA$ 



And, applying KVL to the output section,

$$V_{CC} - I_C R_C - V_{CE} - I_E R_E = 0$$
  
$$V_{CE} = V_{CC} - I_C (R_C + R_E)$$
  
$$= 4.5 - 1.228 (1.5 + .270)$$
  
$$= 4.5 - 2.173 = 2.326 V$$



Quiscent Point = (1.228mA, 2.326V)

Stability factor for potential divider biasing

$$S = (\beta + 1) \left[ \frac{1 + \frac{R_{th}}{R_E}}{1 + \beta + \frac{R_{th}}{R_E}} \right] = (44 + 1) \left[ \frac{1 + \frac{2.45}{.27}}{1 + 44 + \frac{2.45}{.27}} \right]$$

$$= 45 \left[ \frac{1+9.07}{1+44+9.07} \right] = 8.38 \text{ Ans.}$$

7. For the circuit shown in Fig.  $\beta = 100$  for the silicon transistor. Calculate  $V_{CE}$  and  $I_C$ .

$$V_{B} \cong \frac{R_{2}}{R_{1} + R_{2}} V_{CC}$$

$$= \frac{5 \times 10^{3}}{10 \times 10^{3} + 5 \times 10^{3}} \times 10 = 3.33 V$$

$$V_{E} = V_{B} - V_{BE} = 3.33 - 0.7 = 2.63 V$$

$$I_{E} = \frac{V_{E}}{R_{E}} = \frac{2.63V}{500} = 5.26 mA$$

$$I_{B} = \frac{I_{E}}{1 + \beta} = \frac{5.26 \times 10^{-3}}{101} = 52.08 \mu A$$



 $I_C = \beta I_B = 100 \times 52.08 \times 10^{-6} = 5.208 \text{ mA}$ 

Applying KVL to the collector circuit we get,

$$V_{CC} - I_C R_C - V_{CE} - I_E R_E = 0$$

 $V_{CE} = V_{CC} - I_C R_C - I_E R_E$ 

 $= 10 - 5.208 \times 10^{-3} \times 1 \times 10^{3} - 5.26 \times 10^{-3} \times 500 = 2.162V$ 

